### ECE 2560 Introduction to Microcontroller-Based Systems





# Coming Up Next



Friday we will start coding Finally!!

For that you will need your Launchpad and Code Composer Studio (CCS)

Posted a guide on how to install CCS – Find it under Resources in Carmen and follow the steps carefully

ccs Assignment Project Exam Help



## Last Time: Units of Memory



Pop Quiz: What is a kilobyte?

Is it 
$$1kB = 1000 B$$
?

Is it 
$$1kB = 1024 B$$
?

The SI unit prefix k (kilo) is always 1000!
Assignment Project Exam Help
(mega) is always 16t

https://tutorcs.com
But, there is a reason for measuring memory in powers of 2

Hence the prefixes for blyap (hydriplest "kilp binary" or kibi written as Ki

1 MiB = 
$$1,048,576$$
 B =  $2^{10}$  B

• • •

e.g., see <a href="https://physics.nist.gov/cuu/Units/binary.html">https://physics.nist.gov/cuu/Units/binary.html</a>

### Last Time: Essential Components of an MCU



#### A microcontroller contains at the bare minimum

- Central processing unit (CPU)
- Program memory nonvolatile

- Clock
- Address and data busses
- Data memory usually volatile Input and output (I/O) ports

  Assignment Project Exam Help



### Last Time: Essential Components of an MCU





All memory is linked to the CRU by busses for data, address and control WeChat: CStutorcs
The width of the data bus determines the architecture of the MCU

e.g., 16-bit processor

The width of the address bus determines the size of the memory that can be addressed

e.g., 16 bits can address  $2^{16} = 65,536$  different memory locations in **total** i.e., program **and** data memory **and** peripheral registers

If each individual byte is addressed, we can address 65,536 B = 64 KiB

## The MSP430FR6989 Launchpad



Reset Button RST S3

Power  $V_{CC} = 3.3 \text{ V}$ 

Push Button S1

LEDs Red & Green



eZ-FET emulator

h Help

MSP430FR6989IPZ 100 Pins

40 Headers with access to selected pins

**Push Button S2** 

Ground

## MSP430FR6989IPZ Pinout



slas789d.pdf



ECE 2560 Introduction to Microcontroller-Based Systems – Irem Eryilmaz

### Inside MSP430FR6989





ECE 2560 Introduction to Microcontroller-Based Systems - Irem Eryilmaz

# Memory Map



We can view the memory as a pile of registers

Each register holds 8 bits = 1 byte

These registers reside in different locations

Register 0 Register 1

- RAM registers (Data memory 2048 B)

  Assignment Project Exam Help
  FRAM registers (Program memory 48 kB)
  - Babit peripheral registers (GPIO P1-P10)
  - 16-bit peripheral registers

Every register (except the 16 core registers in the CPU) is mapped to a unique 16-bit memory address

⇒ Memory mapping

This is a design choice – all registers are on the **same** address bus

There are two different architectures

- von Neumann Architecture
- Harvard Architecture

### von Neumann Architecture



In the von Neumann Architecture (aka Princeton Architecture) the one data and one address bus serve both the program and the data memory

⇒ There is one set of addresses



**Same** data and address bus and **same** set of addresses for program and data memory and all other peripheral registers

### John von Neumann





1903 – 1957 Hungarian-American polymath

Assignment Project Exam Help

https://tutores.com/physicist

Economist (Game theory)

WeChat: cstatuaers

Institutions

- Princeton University
- Manhattan Project
- US Atomic Energy Commission

### Harvard Architecture



In the **Harvard Architecture** the program and data memory are served by different data and address busses

⇒ Program and data memory can have different address sets, widths etc.



There are also separate control busses serving RAM and ROM

### v. Neumann vs. Harvard Architecture



#### **Harvard Architecture**

#### von Neumann Architecture

#### **Efficient**

- Assignment Project Exam He Simultaneous access to program Program and Program and data memory must https://tutorcs.com and data memory
  - von Neumann bottleneck

#### WeChat: cstutorcs

#### **But complex**

Constants (in program memory) and variables (in data memory) live in different address spaces and must be treated differently

#### **Simpler**

Constants (in program memory) and variables (in data memory) are addressed in the same way

## Memory Map



The address bus is 16 bits wide, i.e., each address is 16 bits Addresses are expressed as Hex numbers from 0x0000 to 0xFFFF



## Memory Map



Some sources draw the map upside down e.g., TI uses this style



## Word Addressing



The data bus is 16 bits wide  $\Rightarrow$  16-bit architecture

The data bus can transfer either

a byte (i.e., 8 bits) Each byte is addressed

Each address corresponds to a byte or

• a word of 16 bits signment astimetal Examples of a word???

https://tutorcs.com
The address of a word is address of the byte with the lower address

WeChat: the address of a word is always even

- Bytes with addresses 0x0000 and 0x0001 => word with address 0x0000
- Bytes with addresses 0x0002 and 0x0003 => word with address <math>0x0002
- Bytes with addresses 0xFFFE and 0xFFFF => word with address 0xFFFE

Bytes w/ addresses 0x0001 and 0x0002 cannot be accessed as a word

### **Endiannes**



Bytes with addresses 0x0000 and 0x0001 => word with address 0x0000

How is the word (two bytes) ordered over these two addresses?

e.g.,

word **0x1234** 

0x12 more/higher significant byte (MSB or HSB)
 Assignment Project Exam Help
 0x34 lower significant byte (LSB)

https://tutorcs.com
There are two ways of storing these bytes over two addresses

HSB at lower address cstutorqss at higher address LSB at higher address LSB at lower address

0x0201 0x0200 0x34 0x12 0x12

0x34

0x0201

0x0200

**Big-Endian Ordering** 

Little-Endian Ordering

### **Endiannes**



How is the word (two bytes) ordered over these two addresses?

e.g.,

word 0x1234 0x12 more/higher significant byte (MSB or HSB)

0x34 lower significant byte (LSB) Assignment Project Exam Help

There are two ways of storing these bytes over two addresses https://tutorcs.com

#### **Big-Endian Ordering**

#### **Little-Endian Ordering**

HSB at lower address
LSB at higher address
LSB at lower address

0x0200 0x0201 0x12 0x34 0x34

0x12

0x0200

0x0201

## Little-Endian Ordering



The MSP430 uses **little-endian ordering** — more common format today

word 0x1234 is stored in memory as

HSB at higher address
LSB at lower address

LSB at lower address

Exam Flelp 0x34

0x0201

0x0200

https://tutorcs.com
In CCS addresses increase from left to right when displaying bytes

WeChat: cstutorcs

0x34

0x12

 $\Rightarrow$  0x1234

No issue when displaying words

0x0200

0x1234

### Memory Mapping – RAM



The **RAM** is the data memory – stores run-time variables and the **stack** 

Size: 2048 B = 2 KiB each byte is addressed – memory mapped

| Address<br>16 bits | RAM  Assignmen   | RA<br>nt Project Exam | Address 16 bits |        |
|--------------------|------------------|-----------------------|-----------------|--------|
| 0x1C00             | 0xB4             | tutorcs.com           | 0xB4            | 0x1C00 |
| 0x1C01             | 0xFA             | 0xAB                  | 0x1C            | 0x1C02 |
| 0x1C02             | 0x <b>VC</b> eCh | at: cstutorcs         |                 |        |
| 0x1C03             | 0xAB             | ] .                   |                 |        |
|                    |                  |                       |                 |        |
|                    | •                |                       |                 | 0x23FE |
| •                  | •                |                       | ļ               |        |
| 0x23FE             |                  |                       |                 |        |
| 0x23FF             |                  |                       |                 |        |

### Memory Mapping – FRAM



The FRAM (Ferroelectric RAM) is the program memory of MSP430FR6989

Size: 48,000 B = 48 kB each byte is addressed – memory mapped

| Address<br>16 bits | FRAM  Assignmen                     | FRA<br>nt Project Exam     | Address<br>16 bits |        |  |  |
|--------------------|-------------------------------------|----------------------------|--------------------|--------|--|--|
| 0x4400             | 0xB4                                | tuto <mark>rcs.com/</mark> | 0xB4               | 0x4400 |  |  |
| 0x4401             | 0xFA                                | 0xAB                       | 0x1C               | 0x4402 |  |  |
| 0x4402             | 0xWCeCh                             | at: cstutorcs              |                    |        |  |  |
| 0x4403             | 0xAB                                |                            |                    |        |  |  |
|                    |                                     |                            |                    |        |  |  |
| •                  | -                                   |                            |                    | UxFF7E |  |  |
| •                  | •                                   |                            |                    |        |  |  |
| 0xFF7E             |                                     | Little-Endian Ordering     |                    |        |  |  |
| 0xFF7F             | HSB at higher, LSB at lower address |                            |                    |        |  |  |

## Memory Map



The linker file lnk\_msp430fr6989.cmd contains the memory map

```
MEMORY
   TINYRAM
                           : origin = 0 \times 0006, length = 0 \times 001A
   PERIPHERALS_8BIT
                           : origin = 0 \times 0020, length = 0 \times 00E0
                           : origin = 0x0100, length = 0x0100
   PERIPHERALS_16BIT
   RAM
               Assignmentil foreot length = 0x0080 p
    INFOA
                           : origin = 0x1900, length = 0x0080
   INFOB
                           : ori/qin_{=} = 0x1880, length = 0x0080
   INFOC
                      https://jutokasocolddth = 0x0080
   INFOD
                            : origin = 0x4400, length = 0xBB80
   FRAM
                           : origin = 0x10000, length = 0x13FF8 /* Boundaries cha
   FRAM2
                      JTAGSIGNATURE
   BSLSIGNATURE
                           : origin = 0xFF88, length = 0x0008, fill = 0xFFFF
   IPESIGNATURE
                            : origin = 0xFF90, length = 0x0002
   INT00
                           : origin = 0xFF92, length = 0x0002
   INT01
   INT02
                           : origin = 0xFF94, length = 0x0002
                           : origin = 0xFF96, length = 0x0002
   INT03
                           : origin = 0xFF98, length = 0x0002
   INT04
   INT05
                           : origin = 0xFF9A, length = 0x0002
   INT06
                           : origin = 0xFF9C, length = 0x0002
   INT07
                           : origin = 0xFF9E, length = 0x0002
                           : origin = 0xFFA0, length = 0x0002
   INT08
                           : origin = 0xFFA2, length = 0x0002
    INT09
```

# The 16 Core Registers



The 16 core registers R0 – R15 are 16-bit registers that

- sit in the CPU
- are not memory mapped no memory address
- access them directly by their name R4 R15

The first four core registers have dedicated functions Help

Stack PointerWeChat. SP/Rtutorcs
Status Register SR/CG1/R2
Constant Generator CG2/R3
General-Purpose Register R4

General-Purpose Register R15

ECE 2560 Introduction to Microcontroller-Based Systems - Irem Eryilmaz

### Announcements



#### Will post Quiz 2 by the end of tomorrow

- You will have one week to solve all questions and submit
- MCU architecture: CPU, Program/Data Memory, Address and Data Bus von Neumann and Harvard Architectures Exam Help
- Byte and word addressing https://tutorcs.com Little-Endian and Big-Endian ordering
- Memory map of MSP430FR6989csRAMrand FRAM